## POKHARA UNIVERSITY

Semester: Spring : 2017 Level: Bachelor Year Programme: BE Full Marks: 100 Course: Computer Organization and Architecture Pass Marks: 45 Time : 3hrs.

Candidates are required to give their answers in their own words as far as practicable.

The figures in the margin indicate full marks.

Attempt all the questions.

- Describe in brief with an arbitrary illustration, how addressing modes works?
  - A computer has a CPU with 8 bit address bus and 8 bit data bus. The 10 computer uses memory mapped I/O. It has a 32 Bytes of ROM at 10 H; constructed using two 16 Bytes ROM Chips. It also has a 32 Bytes of RAM at 80 H. The system has an input device at F7 H and an output device at F8 H. Show the design for the system including all the required logic.
- Perform the circular left shift, circular right shift, linear left shift, arithmetic left shift and arithmetic right shift operations on a register holding the value 10100100.
  - Write a VHDL code for generating the combinational circuit for a function  $F(x, y, z) = \sum (1,3,4,6)$ .
  - What is Lookup ROM? Show the memory content of a Lookup ROM 5 equivalent to two input OR gate.
- There is a Very simple CPU for the given set of Instructions: 3. a)

| Instruction | Instruction Code | Micro-operation |
|-------------|------------------|-----------------|
| ADD         | 00 AAAAAA        | AC←AC+M[AAAAAA] |
| SUB         | 01 AAAAAA        | AC←AC-M[AAAAAA] |
| SKIP        | 10 XXXXXX        | PC←PC+1         |
| DEC2        | 11 XXXXXX        | AC←AC-2         |

Let the instruction width be 8 bits and address is 6 bits. Design the CPU's Register Section, State Diagram and ALU.

Design the hardwired control unit for the CPU described in question

3a.

Design a micro-sequencer control unit which directly generate control 7 4. a) signals for the CPU described in question 3 b. Write the RTL code for Shift Add Algorithm. Show the hardware implementation for the RTL Code. OR What is Arithmetic Pipelining? Describe in brief with an example. What is memory hierarchy? Differentiate between different types of 5. a) cache mapping. Illustrate with an example how branch and data conflict occurs? List out the solutions to the data conflicts. 8

What is DMA? Describe how they work using suitable diagram. 6.

Describe in detail about different types of memory organization used in multiprocessor systems.

OR

What is Flynn's Taxonomy? Describe in brief. Also explain in brief about cache coherence.

2×5

Write short notes on: (Any two)

Paging a)

8

Signed and Unsigned number representation

Interrupts and Handling Interrupts